# THE INTERNATIONAL JOURNAL OF SCIENCE & TECHNOLEDGE

# Implementation of Cuk Converter in Cascaded Multilevel Inverter Using Space Vector Pulse with Modulation Technique

#### P. Rajan

Research Scholar, Christ College of Engineering and Technology, Pondicherry, India P. Ranjith

Lecturer, Department of Electrical and Electronics Engineering, Government Polytechnic College, Arakandanallur, Villupuram, Tamil Nadu, India

#### Abstract:

This paper proposes seven level Space vector pulse width modulation (SVPWM) for a Boost-Buck Cascaded multilevel inverter. This topology requires lesser number of switches, which results in decreased complexity and total cost of the inverter. By applying SVPWM efficiency can be increased due to fundamental frequency switching. In addition to that output harmonic distortions are very much reduced. The numbers are remarkable at power rating and also suitable for the applications of higher temperature. The performance quality in terms of THD and switching losses of the Cascaded Multi level inverter is compared with conventional inverter with reduced number of switching topologies using SVPWM techniques. The circuits are modeled and simulated with help of MATLAB/SIMULINK.

Keywords: Boost-Buck, Cascaded multilevel inverter, SVPWM, Switching loss reduction, THD.

#### 1. Introduction

Nowadays, attention has been drawn towards the multilevel inverter to produce good quality of power. Generally, VSI and CSI are widely used for grid integration of energy source. Recently trend goes towards the use of Multilevel inverter generates less output distortion, having lesser common mode voltage, produce less stress, reduces electromagnetic interference due to the above characteristics there is a better quality of output. In recent years, several topologies with various control techniques have been presented for cascaded Multi level inverter [1-4]. In [5] and [7-12] different symmetric cascaded MLI have been presented. The main features of all these structure is the low dc voltage sources, which is the most important advantages in determining the cost of the inverter. MLI have found wide spread applications in the industry, grid integration of renewable energy sources, flexible AC Transmission systems(FACTS) and vehicle propulsion system.

In this paper, in order to increase the number of output voltage levels and the reduced number of switches, driver circuits and the total number of cost of the inverter, NPC is proposed. It is important to note that in the proposed topology, the unidirectional power switches are used. Then to determine the switching angle a SVPWM is proposed, moreover the proposed topology is compared with other topology from different methods such as more number of dc voltage sources, and the value of blocking voltages per switch. Boost-Buck converters when contrasted with different converters, it has the accompanying focal points such that Automatic buck-support operation, Continuous Input and yield current, Localized switching. Finally, the performance of the proposed topology is generating with boost topology levels such as seven level inverters is confirmed by simulating using MATLAB. Various Pulse Width Modulation (PWM) algorithms have been studied to control the multilevel inverter systems and Space Vector Modulation (SVPWM) method is a valid one. The most significant advantages of SVPWM are fast dynamic response and wide linear range of fundamental voltage compared with the conventional PWM. But when it is applied to the diode clamped inverter and flying capacitor inverter, the SVPWM strategy also has to solve the neutral-point voltage unbalance problem.

# 2. Conventional Method

The block diagram for the conventional method is given below:



Figure 1: basic block diagram for conventional method

A data voltage is given by module source framework. By then they are redirected to the converter where it is a DC-DC converter which changes over modified voltage to variable voltage. The PI controller in the feedback way controls the yield voltage and it keeps up as enduring by the enacting of switches for diverse plot as showed by the yield voltage so got. By then, the obliged yield voltage is neglected the voltage source inverter and the switches are initiated by the space vector beat width sufficiency conformity framework and it changes over DC to AC and they are disregarded the inciting motor.[13]

#### 3. Proposed Method

The block diagram for the conventional method is given below:



*Figure 2: basic block diagram for proposed method* 

An information voltage is given by module source system. At that point they are diverted to the cuk converter where it is a DC-DC converter which changes over altered voltage to variable voltage. The PI controller in the criticism way controls the yield voltage and it keeps up as steady by the activating of switches for different plot as indicated by the yield voltage so got. At that point the obliged yield voltage is disregarded the Cascaded multilevel inverter and the switches are activated by the space vector beat width sufficiency adjustment system and it changes over DC to AC and they are ignored the prompting engine.[14]-[15]

#### 3.1. Cascaded H Bridge Multi level inverter

In the proposed multilevel inverter During One half cycle of the yield recurrence of 50 Hz the inverter works through three states. PWM gating signs are created by looking at three reference signals (Vref1, Vref2, and Vref3) with a transporter signal (Carrier).



Figure 3: Cascaded Multilevel Inverter

The reference signs have the same recurrence equivalent to line recurrence and same plentifulness. They are in stage with one another with a balance quality equivalent to the sufficiency of the bearer signal. Three reference signs will be contrasted and the bearer signal at once turn by turn. In the event that Vref1 surpasses the crest of the bearer signal V-carrier, Vref2 will take the turn and will be

contrasted and the transporter signal until it surpasses the top of V-carrier. At that point onwards Vref3 will take turn and will be contrasted and bearer signal until it achieves zero. Once Vref3 achieves zero, Vref2 will be looked at again until it achieves zero. The onwards Vref1 will be contrasted and Vcarrier. The three states are depicted as takes after

State 1:  $\theta < \omega t < \theta 1$  and  $\theta 4 < \omega t < \Pi$ State 2:  $\theta 1 < \omega t < \theta 2$  and  $\theta 3 < \omega t < \theta 4$ State 3:  $\theta 2 < \omega t < \theta 3$ 

The weak list for an inverter is characterized as the proportion of plentifulness of the reference sign to the abundance of transporter sign. Since the proposed inverter PWM regulation procedure uses three bearer flags, the balance list Ma is re-imagined to be Ma = Am/3Ac

Where Ac is the crest to-top estimation of bearer sign, and Am means the top estimation of voltage reference signal. The exchanging example received in the proposed inverter 2, and the yield voltage levels as indicated by the switch on off.

The gating signs are developed by including shares of the PWM choice signs created by the comparators together through fitting rationale doors. Gating signs for high recurrence switches can be determined to match the yield voltage level indicated. Having the three comparator yields and the yield locales characterized it is conceivable to characterize the exchanging sign for every high recurrence switch. The gating sign for yield extremity generator stage, which changes the extremity of inverter, yield voltage, is straightforward. Low-recurrence yield extremity generator lives up to expectations in two modes: forward and reverse modes. In forward mode, switches S7 and S8 are ON creating positive extremity yield. In converse mode switches S9 and S10 will be ON creating a table

| <b>Output Voltage</b> | $S_1$ | $S_2$ | $S_3$ | $S_4$ | $S_5$ | S <sub>6</sub> | <b>S</b> <sub>7</sub> | <b>S</b> <sub>8</sub> | S <sub>9</sub> | S <sub>10</sub> |
|-----------------------|-------|-------|-------|-------|-------|----------------|-----------------------|-----------------------|----------------|-----------------|
| Vdc/3                 | 0     | 1     | 0     | 1     | 1     | 0              | 1                     | 1                     | 0              | 0               |
| 2Vdc/3                | 0     | 1     | 1     | 0     | 0     | 0              | 1                     | 1                     | 0              | 0               |
| Vdc                   | 1     | 0     | 0     | 0     | 0     | 0              | 1                     | 1                     | 0              | 0               |
| 0 Vdc                 | 0     | 1     | 0     | 1     | 0     | 1              | 1                     | 1                     | 0              | 0               |
| -Vdc/3                | 0     | 1     | 0     | 1     | 1     | 0              | 0                     | 0                     | 1              | 1               |
| -2Vdc/3               | 0     | 1     | 1     | 0     | 0     | 0              | 0                     | 0                     | 1              | 1               |
| -Vdc                  | 1     | 0     | 0     | 0     | 0     | 0              | 0                     | 0                     | 1              | 1               |

*Table1: switching table of proposed multilevel inverter* 

# 3.2. Space Vector Pulse Width Modulation for Multilevel Inverters

Different Pulse Width Modulation (PWM) algorithms have been concentrated on to control the multilevel inverter systems and Space Vector Modulation (Svpwm) method is a substantial one. The most significant advantages of SVPWM are quick dynamic response and wide straight scope of basic voltage compared with the customary PWM. In any case when it is applied to the diode braced inverter and flying capacitor inverter, the SVPWM methodology likewise has to solve the nonpartisan point voltage unbalance problem. There are three fundamental steps to acquire the proper switching states amid each one examining period for the SVPWM technique:

- i. Choose the correct fundamental vectors.
- ii. Calculate the residence time of every selected vectors.
- iii. Select the correct succession of the beat.

# 3.3. Boost-Buck (Cuk) Converter

A non-separated Cuk converter includes two inductors, a switch which is generally a transistor, and a diode. It is a reversing converter, so the yield voltage is negative concerning the Input voltage. The capacitor C is utilized to exchange vitality and is associated then again to the Input and to the yield of the converter through the replacement of the transistor and the diode. The two inductors L1 and L2 are utilized to change over separately the Input voltage source (Vi) and the yield voltage source (C0) into current sources. Undoubtedly, at a brief time scale an inductor can be considered as a current source as it keeps up a steady present. The transformation is fundamental on the grounds that if the capacitor were associated specifically to the voltage source, the current would be restricted just by (parasitic) safety, bringing about high vitality misfortune. [14]-[15].Likewise with different converters like buck converter, support converter, buck-help converter, the Cuk converter can either work in persistent or spasmodic mode. Be that as it may, not at all like these converters, it can likewise work in irregular voltage mode (i.e. the voltage over the capacitor drops to zero amid the substitution cycle).



Figure 4: circuit diagram of a Boost-Buck converter

#### 3.4. Operating states of Boost-Buck converter

- $\rightarrow$  MODE 1: When the switch is open, which is the OFF state, the capacitor C is charged by the Input voltage source through the inductor L1
- $\rightarrow$  MODE 2: When the switch is shut, which is known as the ON-state; the capacitor C exchanges the vitality to the yield capacitor C0 through the inductance L2.

DESIGN FORMULAS FOR A CUK CONVERTER

To find Duty cycle:

$$\frac{V_{out}}{V_{in}} = \frac{-k}{(1-k)}$$

To find Inductor L1:

$$L_1 = \frac{\left(1 - K\right)^2 \times R}{2Kf}$$

To find Inductor L2:

$$L_2 = \frac{(1-K)R}{2f}$$

To find capacitor C1:

$$C_1 = \frac{K}{2 fR}$$

To find capacitor C2:

$$C_2 = \frac{1}{8fR}$$

where, K-Duty Cycle R-Resistance

a. f-Frequency

b. D.Design Calculation:

| To Find Duty cycle K: |     |      |  |  |  |  |  |
|-----------------------|-----|------|--|--|--|--|--|
| Vout                  | Vin | K    |  |  |  |  |  |
| -400                  | 200 | 0.66 |  |  |  |  |  |

Vout is chosen manually according to required output voltage and find the duty cycle. where, frequency f=25KHzresistance R=80hms

#### 4. Simulation Result

4.1. Conventional Method





Figure 7: THD for Conventional Method

# 5. Proposed Method



Figure 8: Simulation of proposed multilevel inverter

Figure 9: output Voltage of Sevenlevel Inverter



Figure 10: THD of Proposed Inverter

Figure 11: Cuk Converter output

#### 6. Conclusion

In this paper, a new topology with 10 switches introduced and the 7-level output is observed. Circuits are simulated using MATLAB/SIMULINK software and total harmonic distortions are obtained. It can be seen that the conventional topology is better than other presented topology because it requires a lesser number of switch and also THD content is 15.67% lower in comparative result with other mentioned topology.

#### 7. References

- i. Ebrahim Babaei, "A Cascade Multilevel Converter Topology with Reduced Number of Switches", IEEE Trans. on Power electronics, Vol.23, No. 6, pp. 2657-2664, 2008.
- ii. [Jacob James Nedumgatt, D. Vijayakumar, A. Kirubakaran, S.Umashankar "A multilevel inverter with reduced number of switches", Select VIT.
- iii. Farhadi Kangarlu, M., Babaei, E.: 'A generalized cascaded multilevel inverter using series connection of sub-multilevel inverters', IEEE Trans. Power Electron., 2013, 28, (2), pp. 625–636.
- iv. Babaei, E.: 'A cascade multilevel converter topology with reduced number of switches', IEEE Trans. Power Electron., 2008, 23, (6), pp. 2657–2664.
- v. Hinago, Y., Koizumi, H.: 'A single phase multilevel inverter using switched series/parallel dc voltage sources', IEEE Trans. Ind. Electron., 2010, 58, (8), pp. 2643–2650.
- vi. Choi, W.K., Kang, F.S.: 'H-bridge based multilevel inverter using PWM switching function'. Proc. INTELEC, 2009, pp. 1– 5.
- vii. Sadigh, A.K., Hosseini, S.H., Sabahi, M., Gharehpetian, G.B.: 'Double flying capacitor multicell converter based on modified phase-shifted pulsewidth modulation', IEEE Trans. Power Electron., 2010, 25, (6), pp. 1517–1526.
- viii. Ebrahimi, J., Babaei, E., Gharehpetian, G.B.: 'A new topology of cascaded multilevel converters with reduced number of components for high-voltage applications', IEEE Trans. Power Electron., 2011, 26, (11), pp. 3119–3130.
- ix. Ebrahimi, J., Babaei, E., Gharehpetian, G.B.: 'A new multilevel converter topology with reduced number of power electronic components', IEEE Trans. Ind. Electron., 2012, 59, (2), pp. 655–667.
- x. Farhadi Kangarlu, M., Babaei, E., Laali, S.: 'Symmetric multilevel inverter with reduced components based on non-insulated dc voltage sources', IET Power Electron., 2012, 5, (5), pp. 571–581.
- xi. Babaei, E., Farhadi Kangarlu, M., Najaty Mazgar, F.: 'Symmetric and asymmetric multilevel inverter topologies with reduced switching devices', Electr. Power Syst. Res., 2012, 86, pp. 122–130.
- xii. Ruiz-Caballero, D., Ramos-Astudillo, R., Mussa, S.A., Heldwein, M.L.: 'Symmetrical hybrid multilevel dc-ac inverters with reduced number of insulated dc supplies', IEEE Trans. Ind. Electron., 2010, 57, (7), pp. 2307–2314.
- xiii. Qin Lei, and Fang Zheng Peng, "Space Vector Pulse width Amplitude Modulation for a Buck–Boost Voltage/Current Source Inverter "IEEE TRANSACTIONS ON POWER ELECTRONICS, VOL. 29, NO. 1, JANUARY 2014
- xiv. F. Blaabjerg, S. Freysson, H.-H. Hansen, and S. Hansen, "A new optimized space-vector modulation strategy for a component-minimizedvoltage source inverter," IEEE Trans. Power Electron., vol. 12, no. 4,pp. 704–714, Jul. 1997.
- xv. B. Lu, R. Brown, and M. Soldano, "Bridgeless PFC implementation usingone cycle control technique," in Proc. IEEE Appl. Power Electron. Conf., Mar. 2005, pp. 812–817.