Designing of Differential SRAM with Improved Parameters

##plugins.themes.academic_pro.article.main##

Loknath Kumar Patel
Monika Gupta

Abstract

This paper represent a technique for a designing differential 6T SRAM with improved parameters. In SRAM designing Lowering power consumption and increasing noise margin have become two essential topics every state of art. Static RAM (SRAM) is a form of memory that holds data in the form of static. Refreshing is not requiring in the SRAM circuit. Reduction of operating voltage in SRAM degrades the stability of the cell. Our 6T SRAM is proposed design in which we have calculated, Read Margin (RM); Write Margin (WM), Power consumption with temperature or without temperature. It also consumes less power when compared to the 8T SRAM design. It provides the improved write margin, read margin when compared to the other SRAM designing. The simulation has been carried out on 180 nm CMOS technology. Tanner EDA tool used for simulation

##plugins.themes.academic_pro.article.details##

How to Cite
Patel, L. K., & Gupta, M. (2014). Designing of Differential SRAM with Improved Parameters. The International Journal of Science & Technoledge, 2(9). Retrieved from http://internationaljournalcorner.com/index.php/theijst/article/view/138169