<u>ISSN:</u> <u>2278 – 0211 (Online)</u> # High Efficiency DC-DC Buck Converter Architecture Suitable For Embedded Applications Using Switched Capacitor # Patitapabana Pani School of Electronics, KIIT University, Bhubaneswar, Odisha, India Dr. B.V.V.Subhramanya Kumar School of Electronics, KIIT University, Bhubaneswar, Odisha, India ### Abstract: Here we look inside how the switched capacitor has evolved over the passage of years with special emphasis to the dc-dc buck converter. It also discusses why there is a strong potential to further the study related to designs based around a switched capacitor Buck Converter for embedded applications. The main objective of the paper is to look into the controller design for minimizing size, enhancing efficiency and reliability of power converters in portable electronic equipment such as mobile phones and PDAs. The converter is designed in 0.18- m CMOS process to get regulated 1.3–1.6 V output from 3.3 V input supply. The buck converter is designed by using simple block called as cross coupled converter. **Key words**: switched capacitors, buck converter, dual sc converter, cross-coupled converter, shoot through current, NRTI converter. # 1.Introduction Over the years as the portable electronics industry progressed, different requirements evolved such as increased battery lifetime, small and cheap systems, brighter, full colour displays and demand for increased talk time in cellular phones. To keep up with these demands engineers have worked towards developing efficient conversion techniques and also has resulted in the subsequent formal growth of an interdisciplinary field of Power Electronics. Long back switched capacitors are used for DC-DC converters. But now-adays it's the trend to use these SC based DC-DC converter for embedded power management applications in order to achieve high power efficiency and power density. In spite of the popularity of switched-capacitor dc-dc converters, the amount of literature devoted to their understanding and analysis is surprisingly small. Thus, the objective of this work is to present a modelling technique believed to be applicable to practical switched-capacitor dc-dc converter topologies. The technique leads naturally to a quantitative description of converter performance and to useful dc sign criteria. There are three types of switched capacitors which have given emphasis in this paper, they are dual sc converter, and cross coupled dual sc converter and NRTI converter. Here we propose a low voltage low ripple dual switch capacitor based hybrid DC-DC converter which is suitable for high dropout embedded regulation. In the proposed topology, along with a linear regulator two switching capacitors are used to store and recycle the charge for better power efficiency. The linear regulator is used to reduce the amount of output voltage ripple that comes from the switching capacitors. NRTI based cross-coupled buck converter avoids design complexity and synchronization of control signal. Here we propose to monitor the load current and change the switching frequency continuously to maintain power efficiency high. This flatness of the efficiency becomes possible due to the absence of shoot through current in the converter. #### 2.Dual Sc Converter Figure 1: Screen shot diagram of dual SC converter Basic schematic diagram of dual sc dc-dc buck converter is shown in fig 1. In the circuit eight MOS switches are used including two PMOS and six NMOS switches. Two flying capacitors $C_{f1}$ and $C_{f2}$ are connected in the circuit having equal value. In phase $\Phi$ the capacitor $C_{f2}$ operates between $V_{dd}$ and $V_{out}$ and this mode of operation is known as charging mode, during this time the other capacitor $C_{f1}$ is connected between $V_{out}$ and ground and this mode of operation is known as charge recycling mode. In phase $\Phi$ capacitor $C_{f2}$ is connected between $V_{out}$ and ground i.e. in charge recycling mode and the other capacitor $C_{f1}$ is connected between Vdd and Vout (charging mode). Figure 2: screen shot timing diagram of dual sc converter using cadence tool Figure 3: detailed view of signals at internal points of dual sc converter Ignoring the resistance of the switches in steady state the average output voltage is $V_{dd}/2$ . Here it is to be noted that all the transistors used should have gate-source and gate-drain tolerance limit at least $V_{dd}$ . In the charging phase of flying capacitor $C_{f1}$ voltage at node A is $V_{dd}$ and in charge recycling phase voltage at same node A is $V_{out}$ . Similarly voltage at node B during charging phase is $V_{out}$ and in charge recycling phase is $V_{out}$ . The vice versa happens during the case of $C_{f2}$ . Figure 4: efficiency curve of dual sc converter showing 83% power efficiency The above fig shows the efficiency of dual sc converter. When an SC converter operates away from its unloaded conversion ratio, its efficiency suffers. Its maximum possible power efficiency, can be calculated by $$Eff = \frac{output\ power}{input\ power}$$ # **3.Cross Coupled Dual Sc Converter** From the waveform in fig.2 and fig.3 it is clear that the phases of voltages at node A and B are the same as those of the controlling signal $\Phi$ . similarly on the other hand phase of voltage at node A and B are same as of the signal $\Phi$ . But the signal swings at the internal nodes of the converter is generally half that of external control signal. With this observation in mind we introduce a converter shown in below figure which is referred to as cross-coupled dual sc converter. Figure 5: screen shot of cross-coupled dual sc converter In cross-coupled dual sc converter the swing of signal is applied at the gate of four switches are reduced by a factor of half, then the corresponding switching loss of those switches reduce by a factor of one fourth. Here we can note that loss of drive strength of the four switches due to their gate – source voltage reduction may be compensated by replacing dual oxide transistor with the generally used normal transistor. The loss is low in this circuit because there are no diode-wired MOSFETs and their associated threshold voltage problems. The circuit also has the advantage that the ripple frequency is doubled because there are effectively two voltage doublers both supplying the output from out of phase clocks. But similar to normal dual sc converter, the cross coupled converter also suffers and faces short circuit power loss problem. Figure 6: timing diagram of cross-coupled dual sc converter ## **4.NRTI** Converter To overcome the short circuit power loss we use NRTI converter which is the proposed converter. The NRTI switching scheme can result in elimination of short in normal converter. Here switching scheme with 3-element based NRTI cross coupled converter is illustrated and then in my future work it will be extended to higher number of elements for better results in efficiency and density. By introducing more elements we can reduce the short circuit switching loss and so we can enhance the efficiency of the resulting converter. The figure 7 shows the circuit diagram of a 3-element cross coupled converter. In the circuit there are 24 MOS switches and 6 flying capacitors are being used. Figure 7: diagram of 3-element cross-coupled NRTI converter NRTI based cross-coupled converter also uses low signal swing to control half of its switches hence switching loss for the converter is decreased. At the same time half of the switches are driven by internal control signals, power loss to generate the control signal is almost reduced to half. In addition the internal control voltage have low swing which helps to use thin oxide transistor making switch smaller and reducing the power further. Figure 8: timing diagram of NRTI converter 3-element cross-coupled converter can be extended for higher number of elements to reduce capacitive overhead and output ripple at the cost of control circuit complexity and reduction of non- overlapping time. As number of element is increased there is a marginal increment of power efficiency. A careful analysis of power losses have been done to get high power efficiency over a wide range of load current while output ripple is maintained low. In absence of shoot through power loss in the converter, main source of power losses are switching and conduction power loss. switching power loss is directly proportional to square of control signal swing and width of transistor, while conduction power is inversely proportional to the overdrive voltage of MOSFET and width of the transistor. Total power loss in the converter can be minimized by maintaining conduction power loss and switching power loss equal. #### 5.Result At first dual sc converter is designed in 0.18- m CMOS process with output of 1.35 volt. The power efficiency is improved up to 83% which is better than previous simulated results. Then to enhance the efficiency more cross coupled converter is designed. Then 3-element NRTI converter is designed for better power efficiency and elimination of short in the previous converters. # 6.Conclusion Power efficiency of the proposed converter is improved by reducing switching loss of the converter. Power efficiency is further improved and output ripple is reduced by eliminating shoot through current during switching transition. ## 7. Acknowledgment The author would like to thank KIIT University, Bhubaneswar for the use of their processes and Dr.B.V.V.S.Kumar and G.L.Kumar for their help in fulfilling my research work. I also like to thank Manirul Islam and Maskoor Alam for their co-operation. ### 8.Reference - Biswajit Maity and Pradip Mandal, "A high performance switched capacitor based dc-dc buck converter suitable for embedded power management applications" IEEE VOL.20.NO.10,OCTEBER 2012 - K. D. T. Ngo and R. Webster, "Steady-state analysis and design of a switched-capacitor DC-DC converter," in Proc. IEEE PESC, 1992, pp. 378–385. - 3. D. Maksimovic and S. Dhar, "Switched-capacitor DC-DC converters for low-power on-chip applications," in Proc. PESC, 1999, pp. 54–59. - 4. Y. K. Ramadass and A. P. Chandrakasan, "Voltage scalable SC DC-DC converter for ultra-low-power on-chip applications," in Proc. IEEE PE Specialists Conf., 2007, pp. 2353–2359. - G. Patounakis, Y. W. Li, and K. L. Shepard, "A fully integrated on-chip DC-DC conversion and power management system," IEEE J. Solid-State Circuits, vol. 39, no. 3, pp. 443–451, Mar. 2004. - K. Battacharya and P. Mandal, "A low voltage, low ripple, on chip, dual SC based hybrid DC-DC converter," in Proc. VLSI Design Conf., 2008, pp. 661–666. - J. Han, A. von, and J. G. C. Temes, "A new approach to reduce output ripple in switched-capacitor based step-down DC-DC converters," IEEE Trans. Power Electron., vol. 21, no. 6, pp. 1548–1555, Nov. 2006. - M. Dongsheng, "Robust multiple-phase switched-capacitor DC-DC, converter with digital interleaving regulation scheme," Integr. Syst. Design Lab., Univ. Arizona, Tempe, 2006. - L. Hanh-Phuc, M. Seeman, S. R. Sanders, V. Sathe, S. Naffziger, and E. Alon, "A 32 nm fully integrated reconfigurable switched-capacitor DC-DC converter delivering 0.55 W/mm at 81% efficiency," in Proc. ISSCC, 2010, pp. 210–211. - P. V. R. Kumar, K. Bhattacharyya, T. Das, and P. Mandal, "Improvement of power efficiency in SC DC-DC converter by shoot-through current elimination," in Proc. ISLPED, 2009, pp. 81–86. - P. Favrat, P. Deval, and M. J. Declercq, "A high-efficiency CMOS voltage doubler," IEEE J. Solid-State Circuits, vol. 33, no. 3, pp. 410–416, Mar. 1998. - 12. H. Lee and P. K. T. Mok, "Switching noise and shoot-through current reduction techniques for SC voltage doublers," IEEE J. SSolid-State Circuits, vol. 40, no. 5, pp. 1136–1146, May 2005. - 13. A. Maiti, R. Raghavendra, and P. Mandal, "Design of a low power voltage regulator for high dynamic range of load current," Int. J. Electron., vol. 94, no. 8, pp. 743–757, 2007. - 14. G. A. Rincon-Mora and P. E. Allen, "A low-voltage, low quiescent current, low drop-out regulator," IEEE J. Solid-State Circuits, vol. 33, no. 1, pp. 36–44, Jan. 1998. - 15. Y. Ramadass, A. Fayed, B. Haroun, and A. Chandrakasan, "A 0.16 mm completely on-chip switched-capacitor DC-DC converter using Digital capacitance modulation for LDO replacement in 45 nm CMOS," in Proc. ISSCC, 2010, pp. 208–209. - M. D. Seeman and S. R. Sanders, "Analysis and optimization of Switchedcapacitor DC-DC converters," IEEE Trans. Power Electron., vol. 23, no. 2, pp. 841–851, Mar. 2008. - M. D. Seeman, "A design methodology for switched-capacitor DC-DC converters," Ph.D. thesis, Dept. Elect. Eng. Computer. Sci., Univ. California at Berkeley, Berkeley, 2009.